#### **Essentials of MOSFETs**

## **Unit 1: Transistors and Circuits**

# Lecture 1.4: MOSFET Device Metrics

#### **Mark Lundstrom**

Iundstro@purdue.edu
Electrical and Computer Engineering
Purdue University
West Lafayette, Indiana USA



## On current scales with MOSFET width



Currents will be quoted in milliamps per micrometer of width (or microamps per micrometer).

## 1) On-current



## output characteristic:

 $I_D$  vs.  $V_{DS}$  at fixed  $V_{GS}$ 

#### The on-current metric

$$I_{O\!N} = I_D \left( V_{G\!S} = V_{D\!S} = V_{D\!D} \right)$$

On current is an important device metric for digital electronics because it determines the maximum speed of the circuit.

$$au_{cir} \propto rac{C_{sw}V_{DD}}{I_{ON}}$$

circuit speed

## 2) Off-current



#### Off-current

transfer characteristic on a semi-log plot:



#### The off-current metric

$$I_{OFF} = I_D (V_{GS} = 0; V_{DS} = V_{DD})$$

Off-current is an important device metric for static power.

$$P_{\textit{static}} = N_G I_{\textit{OFF}} V_{\textit{DD}}$$

## 3) Subthreshold Swing

#### transfer characteristics:



## Higher SS increases off-current (exponentially)

#### transfer characteristics:



## SS, V<sub>DD</sub>, and Power

$$P_{\textit{static}} = N_G I_{\textit{OFF}} V_{\textit{DD}}$$

$$P_{dynamic} = \alpha f C_{sw} V_{DD}^2$$

- Static power is controlled by the off-current.
- The SS determines the off-current
- To minimize dynamic power dissipation at a given frequency, we should use the lowest power supply voltage possible.
- The SS determines the minimum power supply.

## Reducing V<sub>T</sub> increases off-current (exponentially)

#### transfer characteristics:



#### The SS metric

$$SS = \left(\frac{\partial (\log_{10} I_D)}{\partial V_{GS}}\right)^{-1} = \frac{\text{mV}}{\text{decade}}$$
 gate voltage must income to increase the drain

The number of mV that the gate voltage must increase current by a factor of 10.

SS must be minimized to minimize off-current.

SS must be minimized to minimize  $V_{DD}$ .

In a MOSFET, SS > 60 mV/decade at T = 300 K

## Effect of the drain voltage



**Question:** How does the drain voltage affect  $I_D$ ?

Answer: In several different ways that are related to the same underlying physics.

## Linear region

This is an intrinsic effect present in ideal and real MOSFETs, but there are other non-ideal effects.



## output characteristic:

 $I_D$  vs.  $V_{DS}$  at fixed  $V_{GS}$ 

# Effect of V<sub>DS</sub> in the saturation region



Lundstrom: 2018

15

## Effect of V<sub>DS</sub> on transfer characteristic



threshold voltage in saturation region

threshold voltage in linear region

# Effect of $V_{DS}$ in subthreshold

#### transfer characteristics:



## Drain voltage non-idealities

All of these non-ideal effects:

- -threshold voltage dependence on  $V_{DS}$
- -non-infinite output resistance
- -DIBL

Are due to the same physics. A single metric is used to asses the magnitude of all these effects.

**DIBL**: **Drain Induced Barrier Lowering** 

## 4) The DIBL metric

$$DIBL = \frac{\partial V_{GS}}{\partial V_{DS}}\bigg|_{I_D} = \frac{mV}{V}$$

DIBL = change in  $V_G$  / change in  $V_D$  at the same  $I_D$  (in the subthreshold region). Units are mV/V.

The higher the DIBL, the more sensitive the threshold voltage is to the drain voltage (and the lower the output resistance).

# Key Figures of Merit for digital applications

- 1) On current
- 2) Off-current
- 3) Subthreshold swing
- 4) DIBL

# Example: 32 nm N-MOS technology



## N-channel vs. P-channel MOSFET



side view side view

Lundstrom: 2018 22

# Example: 32 nm P-MOS technology



23

## Analog device metrics



$$A_{\nu}(\max) = -g_{m}r_{o}$$

g<sub>m</sub> and r<sub>0</sub> are important analog device metrics

(also f<sub>T</sub>, f<sub>max</sub>, linearity, noise, mismatch, etc.)

## Analog device metrics



25

## Self-gain for 65 nm technology



$$g_m \approx \frac{0.2 \text{ mA/}\mu\text{m}}{0.2 \text{ V}} = 1 \text{ mS/}\mu\text{m}$$

$$r_o \approx \frac{1.2 \text{ V}}{0.18 \text{ mA/}\mu\text{m}} \approx 7 \text{ k}\Omega\text{-}\mu\text{m}$$

$$|A_{\upsilon}(\max)| = g_{m}r_{o} \approx 7$$

C.-H. Jan. et al., 2005 IEDM

## 32 nm N-MOS technology



## Recap

Given the measured characteristics of a MOSFET, you should be able to determine:

- 1. on-current:  $I_{ON}$
- 2. off-current: *I*<sub>OFF</sub>
- 3. subthreshold swing, SS
- 4. drain induced barrier lowering: DIBL
- 5. output resistance:  $r_o$
- 6. transconductance:  $g_m$

threshold voltage:  $V_T(lin)$  and  $V_T(sat)$ 

drain saturation voltage:  $V_{DSAT}$ 

Our goal in this course is to understand these device metrics and parameters.

## Summary

Key device metrics for digital applications are oncurrent, off-current, SS, and DIBL.

Key device metrics for analog applications are small signal transconductance, output resistance, and self-gain.

Given a set of IV characteristics, you should be able to extract these metrics.

Our focus is this course is to relate these device metrics to the underlying physics.

## Next topic: Compact circuit models

Device metrics help device engineers and circuit design engineers to relate, in a general way, device performance to circuit performance.

Actual circuit design requires more. The next lecture is a short introduction to **compact circuit models**.

30